

# Configuration of Input Pins During Device Sleep 80-VN499-7 Rev. A

#### **Qualcomm Confidential and Proprietary**

Restricted Distribution. Not to be distributed to anyone who is not an employee of either Qualcomm or a subsidiary of Qualcomm without the express approval of Qualcomm's Configuration Management.

Not to be used, copied, reproduced in whole or in part, nor its contents revealed in any manner to others without the express written permission of Qualcomm.

QUALCOMM is a registered trademark of QUALCOMM Incorporated in the United States and may be registered in other countries. Other product and brand names may be trademarks or registered trademarks of their respective owners. CDMA2000 is a registered certification mark of the Telecommunications Industry Association, used under license. ARM is a registered trademark of ARM Limited. QDSP is a registered trademark of QUALCOMM Incorporated in the United States and other countries.

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited.

Qualcomm Incorporated 5775 Morehouse Drive San Diego, CA 92121-1714 U.S.A.

Copyright © 2008 Qualcomm Incorporated.
All rights reserved.

80-VN499-7 Rev. A December 2008 Page 1

Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION



## **Terms and Conditions of Usage**

This document may refer to or describe parts whose manufacture, use, sale, offer for sale, or importation into the United States are limited or prohibited by one or more U.S. Federal Court injunctions against QUALCOMM Incorporated. This document is not to be construed as an offer to sell such parts for use or importation into the U.S., nor should it be construed as assistance in making, using, selling, offering to sell, or the importation of any product in the U.S. containing such parts. This document is intended solely to provide information for those products that are outside the scope of the injunction. Recipient's download and/or use of the information in this document constitutes agreement with these terms.



## **Revision History**

| Revision | Date          | Description     |
|----------|---------------|-----------------|
| Α        | December 2008 | Initial release |

80-VN499-7 Rev. A December 2008 Page 3

Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION



# **Definition of Terms**

- BT Bluetooth®
- GPIO General-purpose input/output pin
- Input pin valid voltage (V) Defined as  $V \le Vil_{max}$  and  $V \ge Vih_{min}$
- SDIO Secure digital input output interface
- Sleep The lowest power state a Qualcomm baseband device can enter without powering off. This state typically occurs between network wake-up events and when no other processor interrupts have occurred. Input pins typically do not toggle during this state.
- TFlash TransFlash™ interface
- Tri-state High impedance state
- Vih<sub>min</sub> The minimum voltage on an input pin that is guaranteed to be interpreted as a logic high according to the device specification.
- Vil<sub>max</sub> The maximum voltage on an input pin that is guaranteed to be interpreted as a logic low according to the device specification.



## **Key Message**

- It is the responsibility of the customer's software and hardware design to ensure that every digital CMOS input pin has a valid voltage on it at all times during sleep to avoid the possibility of excess leakage current.
- If these input pins are not held in a valid logic state by external circuits, the customer software must configure them using one of the following methods:
  - Configure floating input pins with an internal pull-up resistor.
  - Configure floating input pins with an internal pull-down resistor.
  - Configure floating input pins to be outputs **but only** if the pins are GPIOs that are not connected to any external circuit. The output can be either polarity.
- Examples of inputs that must be properly configured by the customer before entering sleep include:
  - Inputs that are not connected to any external circuit
  - Inputs that are connected to third-party devices that get tri-stated (BT, camera, etc.)
  - Inputs that are connected to peripheral devices that are not always installed (SDIO, TFlash, etc.)

80-VN499-7 Rev. A December 2008 Page 5

Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION



# **GPIO Input Pin Specification Violation**

- If a GPIO that is configured as an input contains a voltage outside the device specification range during sleep, this can cause significant leakage current from pad V<sub>DD</sub> to V<sub>SS</sub>.
- QCT does not have the ability to predict how much leakage will occur when a GPIO input contains a voltage that violates the device specification's V<sub>ih</sub> and V<sub>il</sub> during sleep.
- The absolute value of the leakage current depends on the sub-threshold currents of the individual transistors and the ratio of effective resistances of PMOS and NMOS transistors in the disabled output buffer, which in turn varies with process, gate and body bias, and transistor size.
- Therefore, QCT cannot guarantee or specify the exact effect of violating valid logic levels for CMOS inputs during sleep.





# CMOS Input Pin Transfer Function and Current Leakage

 This diagram illustrates relative leakage current that occurs as the voltage of a CMOS input pin changes.



 When the input voltage is between valid logic states, there is significant leakage current (I).
 The most leakage occurs when Vin = V<sub>DD</sub>/2.



80-VN499-7 Rev. A December 2008 Page 7

Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION



# **CMOS Input Truth Table**

| Input                                                            | Output    | State                                                      |
|------------------------------------------------------------------|-----------|------------------------------------------------------------|
| 4                                                                | 0         | NMOS = on; PMOS = off                                      |
| '                                                                |           | No significant DC leakage                                  |
| 0                                                                | 1         | NMOS = off; PMOS = on                                      |
| 0                                                                |           | No significant DC leakage                                  |
| Floating<br>between Vih <sub>min</sub><br>and Vil <sub>max</sub> | Undefined | NMOS = Partially on PMOS = Partially on                    |
| (specification violation)                                        |           | Significant leakage from $V_{DD}$ to $V_{SS}$ is possible. |



# **Key Message Summary**

- Qualcomm software is developed on QCT internal hardware platforms that use pin configurations and GPIO assignments that are not guaranteed to match the end customer's GPIO assignments. Therefore, Qualcomm cannot directly control the proper configuration of the input pins on the customer's product.
- It is the responsibility of the customer's software and hardware design to ensure that every digital CMOS input pin has a valid voltage on it at all times during sleep to avoid the possibility of excess leakage current.

80-VN499-7 Rev. A December 2008 Page 9

Qualcomm Confidential and Proprietary

MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION



# **Questions?**

